#### Experiment NO. 8(a)

Aim: Implementation of 4×1 Multiplexer circuit using logic gates.

Apparatus Required: Digital. Trainer Kit, Wires, 3 input AND Gate, OR Gate

Theory: Multiplexer generally means many into one. A multiplexer is a circuit with many Inputs but only one output. By applying control signals we can steer any input to the output. The fig (1) shows the general idea. The circuit has himput signal, control signal & one output signal. Where  $2^n = m$ . One of the popular multiplexer is the 16 to 1 multiplexer, which has 16 input bits, 4 control bits & 1 output bit.

# Block Diagram for 4:1 MULTIPLEMEP;



#### Truth Table:

| S, | Sb | $J_3$ | I,    | I, | I. | Υ     |
|----|----|-------|-------|----|----|-------|
| 0  | 0  |       |       |    | Io | Io    |
| 0  | ١  |       |       | I, |    | $T_1$ |
| 1  | 0  |       | $I_2$ |    |    | $I_2$ |
| )  | J  | $I_3$ |       |    |    | $I_3$ |

$$Y = S_1' S_0' I_0 + S_1' S_0 I_1 + S_1 S_0' I_2 + S_1 S_0 I_3$$

## Circuit Diagram:



#### Conclusion!

4×1 MVX was formed and truth table is verified.

## Experement No. 8(b)

Aim: Implementation of 1x4 Demultiplexer Circuit using legic gates.

Apparatus Equired: Digital trainer kit, 3 input AND Gates, Wires

Theory: The demultiplexer is a combinational logic circuit designed to switch one common input line to one of several seperate output line. The demultiplexer takes one single input data line and then switches it to any one of a number of individual output lines one at a time. The demultiplexer converts a serial data signal at the input to a parallel data at its output lines.

## Block Diagram of 1:4 DEMULTIPLEXER:



#### Truth Table:

| Input | Select | Lines | Output Lines |    |       |                  |
|-------|--------|-------|--------------|----|-------|------------------|
| I     | 5,     | 50    | Po           | D, | $D_2$ | $\overline{D}_3$ |
| I     | 0      | 0     | I            | 0  | 0     | 0                |
| I     | 0      | 1     | 0            | I  | 0     | 0                |
| I     | 1      | 0     | 0            | 0  | I     | 0                |
| I     | 1      | 1     | 0            | 0  | 0     | I                |

The output expression for each output bit is to

theorem is the classification of a contract

Crowit Diagram:



Conclusion!

was formed and it's truth table is verified. 1X4 DEMUX

i Selet What

soul halo enil bold heart